# Lab 10

## HTAX Regression

#### Reminder:

Please take a few minutes of your time to evaluate the course anonymously on <a href="https://tamu.aefis.net/">https://tamu.aefis.net/</a> - Your feedback is valuable.

Note: the deadline to submit your course evaluation is **December 4th, 2024**.

#### Due date

Dec 2, 2024 11:59 PM

### Table of content

| Academic Integrity | 2 |
|--------------------|---|
| Introduction       |   |
| Design Under Test  |   |
| Environment Setup  |   |
| To-do              | 3 |
| Deliverables       | ∠ |

## **Academic Integrity**

The following actions are strictly prohibited and violate the honor code. The minimum penalty for plagiarism is a grade of zero and a report to the Aggie honor system office.

- Sharing your solutions with a classmate.
- Uploading assignments to external websites or tutoring websites
- Copying solutions from external websites or tutoring websites
- Copying code from a classmate or unauthorized sources and submitting it as yours

#### Introduction

In this lab, you will make use of the knowledge you gained from the previous labs to run regression to close coverage in your testbench and identify the bug in the design.

## **Design Under Test**

The DUT is the HyperTransport Advanced X-Bar whose specifications are mentioned in this document: 

HyperTransport Advanced X-Bar HTAX Specification.pdf.

## **Environment Setup**

- Accept the assignment's repository on GitHub Classroom: https://classroom.github.com/a/ShXRrPCp
- 2. Source the setup file.

```
source setupX.bash
cd work
```

3. We have now a full UVM-TB for HTAX design in place. Additional files:

tb/htax\_virtual\_sequencer\_c.sv instance of

Virtual Sequencer for HTAX Env., contains 4

HTAX Sequencer

tb/htax\_vseqs.sv

- Contains base Virtual Sequence

test/multiport\_sequential\_random\_test.sv - This test executes a virtual sequence "simple random vsequence" which executes 10 TXNs on ports {0,1,2,3} randomly

.

- 4. <u>Adding More Tests:</u> Before you kick off regression, add new tests into your test directory. Use test/multiport\_sequential\_random\_test.sv as template.
  - Include the virtual sequence class in the test file itself, after your test class.
  - Use "'uvm\_do\_on\_with" to add constraints to the req (htax\_packet\_c instance).
  - p\_sequencer.htax\_seqr[<i>] will initiate the transaction on port <i>. Replace <i> with any of {0,1,2,3}.
  - Use fork-join to initiate multiple transactions in parallel
  - Include your test in test library file test/test\_lib.svh .
- 5. <u>Including Tests for Regression</u>: Open sim/run\_vm.vsif. Include the tests under the "Add Tests Here" marker. Use the template provided in the file. Change count to run a test multiple number of times.
- 6. <u>Run Regression</u>: Open Vmanager and launch the run\_vm.vsif. Follow the instructions provided in <u>vManager Setup Fall2023 manual</u>.
- 7. Coverage Closure: Map the final coverage of the regression with your v-plan in Vmanager.
- 8. <u>Finding Bug:</u> Find and fix bug in HTAX design. You should hit this bug if you run a sufficient

number of random Long and Short packets. (Consider all possibilities, play around with your tests and sequences, create new tests/sequences).

#### To-do

- 1. Add new tests in your tests directory and run the regression. Find the bug.
- 2. Prepare the coverage closure report. Requirements:

- 2.1. DUT code coverage screenshots (block coverage should be 95% closure, expression 95%, toggle 90%)
- 2.2. Functional coverage (100% closure) individual screenshots for
  - 2.2.1. Fields of packet like vc, length, dest\_port etc. Consider their cross and transition coverage.
  - 2.2.2. tx\_outport\_req has covered all the values 0001,0010,0100,1000 at least once
  - 2.2.3. All the virtual channels are requested at least once. Ignore what is not allowed, or put it as illegal.
  - 2.2.4. All the virtual channels are granted at least once.
  - 2.2.5. Optional Additionally, add all the cover-groups/cover-points relevant to the HTAX design as per your v-plan.
- 2.3. Clear explanation of any Code Coverage/ Functional Coverage Holes.
- 3. Prepare a Bug report which contains the following:
  - 3.1. Cadence xrun log (xrun.log) showing the failing case and resulting checker errors, and overall vManager regression pass/fail rate
  - 3.2. Clear explanation of how you debugged the failure and isolated the bad DUT code (including waveforms used to debug)
  - 3.3. Recommended fix for the bad DUT code
- 4. Prepare a lab report that includes all the code you have written, UVM summary/simulation output that shows that there are no UVM\_FATAL/UVM\_ERROR/Assertion failures. Attach your Coverage Closure report and Bug report to this. Name it lab\_report.pdf.

(Note. Format your report properly with proper titles and labels to gain maximum marks)

#### **Deliverables**

Commit and push all your changes to your remote repository.

Your repository must include the following:

- The design directory (DO NOT COMMIT THE DESIGN WITH THE BUG FIX)
- The test directory

- The sim directory containing lab\_report.pdf (Format is already present in the sim directory)
- The tb directory containing updated files.

Important note: To get full credit, you must upload all the required files and directories and strictly name your files according to the requirements.